| Practical Hi | igh Speed | Design | Part 3 | of 3 | Q 8 | kΑ |
|--------------|-----------|--------|--------|------|-----|----|
|--------------|-----------|--------|--------|------|-----|----|

| Questions / Comments                                                                                                                                                                                                                                                   | Answers / Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| When laying out the connectors with<br>the power and ground at the ends of<br>the connector head, can this be a<br>typical approach if you're not doing<br>high speed design?                                                                                          | Keep in mind that even with slow clocks, the edge rates can<br>still consist of high frequencies. This is the result of the<br>shrinking of the IC chips. For example, the 7400 series of<br>today is on a much smaller die than the one 30 years ago.<br>Though they will try to keep the characteristics the exact<br>same, the rising edge will be much sharper. This sharp<br>rising edge is a sum of high frequencies. As a result, a<br>10MHz design can still be impacted by HS frequency issues. |  |
| What preferred high-speed analysis tools do you use?                                                                                                                                                                                                                   | We use iCD (In-Circuit Design) which we represent here in North America and HFSS from Ansys.                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| In talking about glass weaves, is routing diagonally to the weave stilled practiced?                                                                                                                                                                                   | Yes. By routing diagonally, it allows for the use of a cheaper<br>board material for those who are budget constrained.                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Can copper pours on signal layers<br>cause changes in impedance on<br>adjacent traces and therefore<br>problems?                                                                                                                                                       | Yes, the polygon will impact the trace impedance if there is<br>insufficient spacing between the traces and polygon pours.<br>Follow the 3W rule (spacing is 3 times the dielectric height).                                                                                                                                                                                                                                                                                                             |  |
| In a 4 layer SGPS* design, a signal on<br>top needs to use a via to continue to<br>the bottom. How is the loop area<br>affected by the transition from<br>return reference to power<br>reference?<br>*SGPS:<br>Layer 1 - Signal<br>Layer 2 - Ground<br>Layer 3 - Power | The loop area concern can be negated by using stitching capacitors at the transition of reference planes.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Difference of glass or two between<br>layers? Sometimes 1080 is difficult<br>to avoid.                                                                                                                                                                                 | Typically, the layer counts of glass are more controlled by<br>material availability to create desired stackup than anything<br>else unless the designer makes the specification otherwise.                                                                                                                                                                                                                                                                                                              |  |
| What interconnect cable do you<br>recommend for interfacing between<br>2 separated PCB boards over 8 inch<br>distance? The signal bus is medium<br>speed                                                                                                               | l don't have a specific cable in mind. However, any cable<br>used such that the impedance (Zo) can be maintained is a<br>good cable. Cables are made from wire that is<br>stretched/drawn so roughness is not as much a problem.                                                                                                                                                                                                                                                                         |  |